# 浙江水学

# 本科实验报告

| 课程名称: |    | 数字逻辑电路设计              |  |  |  |
|-------|----|-----------------------|--|--|--|
| 姓     | 名: | 蔡佳伟                   |  |  |  |
| 学     | 院: | 计算机科学与技术学院            |  |  |  |
| 专     | 业: | 软件工程                  |  |  |  |
| 即     | 箱: | 3220104519@zju.edu.cn |  |  |  |
| QQ    | 号: | 3348536459            |  |  |  |
| 电     | 话: | 19550230334           |  |  |  |
| 指导教师: |    | 洪奇军                   |  |  |  |
| 报告日期: |    | 2023年11月14日           |  |  |  |
|       |    |                       |  |  |  |

# 浙江大学实验报告

| 课程名称:                 | 数字逻辑设计             | 实验类型: _         | 综合        |
|-----------------------|--------------------|-----------------|-----------|
| 实验项目名称:               | : 实验 <b>8:</b> 加法器 | 、加减法器与 ALU 基本   | 原理与设计     |
| 学生姓名:                 | 蔡佳伟   学号:          | 3220104519 同组学经 | 生姓名:      |
| 立<br>空<br>验<br>州<br>占 | 要全进东加 509 室        |                 | 11 日 14 日 |

# 一、操作方法与实验步骤

# (一) 原理图设计实现一位全加器和四位加减法器

1、使用 Logisim 绘制一位全加器 绘制结果如下:



需要更改入口和出口名称,本次按照图片更改为 A 、B 、Cin 、S 、Cout 之后封装该模块为 Add1b

2、使用 Logisim 绘制四位加减法器 绘制结果如下:



注意需要使用上面绘制的 Adder1b 作为芯片,需要给芯片命名,否则无法导出为 Verilog 代码,同时需要给电路命名为 AddSub4b,否则影响之后操作。

之后导出为 Verilog 代码



注意 Target board 选择 FPGA4U



注意在 preferences 中把代码格式选为 Verilog

之后 Execute 生成代码,保存

Verilog 代码如下:

module AddSub4b( A,

```
В,
                     Cout,
                     Ctrl,
                     S );
 input [3:0] A;
 input [3:0] B;
 input
                   Ctrl;
 output
                   Cout;
 output [3:0] S;
 wire [3:0] s logisimBus14;
 wire [3:0] s_logisimBus23;
 wire [3:0] s_logisimBus7;
wire s_logisimNet0;
wire s_logisimNet1;
wire s_logisimNet10;
wire s_logisimNet11;
wire s_logisimNet12;
wire s_logisimNet13;
wire s_logisimNet15;
wire s_logisimNet16;
wire s_logisimNet17;
wire s_logisimNet18;
wire s_logisimNet18;
wire s_logisimNet2;
wire s_logisimNet2;
wire s_logisimNet20;
wire s_logisimNet21;
wire s_logisimNet21;
wire s_logisimNet21;
wire s_logisimNet22;
wire s_logisimNet24;
wire s_logisimNet3;
wire s_logisimNet4;
wire s_logisimNet4;
wire s_logisimNet5;
wire s_logisimNet6;
wire s_logisimNet6;
wire s_logisimNet8;
wire s_logisimNet9;
 wire s_logisimNet0;
 assign s logisimBus14[3:0] = A;
 assign s logisimBus23[3:0] = B;
 assign s logisimNet1
                                            = Ctrl;
 assign Cout = s logisimNet24;
 assign S = s - \log simBus7[3:0];
 XOR GATE ONEHOT #(.BubblesMask(2'b00))
     GATES 1 (.input1(s logisimBus23[0]),
                  .input2(s logisimNet1),
                  .result(s logisimNet18));
 XOR GATE ONEHOT #(.BubblesMask(2'b00))
     GATES 2 (.input1(s logisimBus23[1]),
                  .input2(s logisimNet1),
                  .result(s logisimNet19));
 XOR GATE ONEHOT #(.BubblesMask(2'b00))
     GATES 3 (.input1(s logisimBus23[2]),
                  .input2(s logisimNet1),
                  .result(s logisimNet20));
 XOR GATE ONEHOT #(.BubblesMask(2'b00))
```

```
GATES 4 (.input1(s logisimNet22),
             .input2(s logisimNet1),
             .result(s logisimNet24));
  XOR GATE ONEHOT #(.BubblesMask(2'b00))
     GATES 5 (.input1(s logisimBus23[3]),
             .input2(s logisimNet1),
             .result(s logisimNet21));
  Adder1b
           A1 (.A(s logisimBus14[0]),
              .B(s logisimNet18),
              .Cin(s logisimNet1),
              .Cout(s logisimNet9),
              .S(s logisimBus7[0]));
  Adder1b
           A2 (.A(s logisimBus14[1]),
              .B(s logisimNet19),
              .Cin(s logisimNet9),
              .Cout(s logisimNet10),
              .S(s logisimBus7[1]));
  Adder1b
           A3 (.A(s logisimBus14[2]),
              .B(s logisimNet20),
              .Cin(s logisimNet10),
              .Cout(s logisimNet11),
              .S(s logisimBus7[2]));
           A4 (.A(s logisimBus14[3]),
  Adder1b
              .B(s logisimNet21),
              .Cin(s logisimNet11),
              .Cout(s logisimNet22),
              .S(s logisimBus7[3]));
endmodule
```

# (二) ALU 的实现和简单应用

1、使用 Verilog 代码实现 ALU

先撰写 And2b4 与 Or2b4 模块,这里直接使用 Verilog 代码。

And2b4 模块代码如下, Or2b4 类似, 这里由于篇幅原因省略。

```
module And2b4 ( A,
       В,
       res
       );
/**************************
******
                            defined
      The
             inputs
                      are
                                     here
*******************
******
 input [3:0] A;
 input [3:0] B;
 output [3:0] res;
```

```
The wires
                     are defined
                                     here
******************
******
 wire [3:0] s logisimBus0;
 wire [3:0] s logisimBus1;
 wire [3:0] s logisimBus2;
/***********************
*****
 ** The module functionality is described
******************
*******
/**************************
   Here all input connections are defined
*****************
********
 assign s logisimBus0[3:0] = A;
 assign s logisimBus1[3:0] = B;
/************************
*****
 ** Here all output connections are defined
*****************
*******
 assign res = s_logisimBus2[3:0];
/************************
*****
    Here all normal components are defined
******************
 AND GATE # (.BubblesMask(2'b00))
   GATES 1 (.input1(s logisimBus0[0]),
       .input2(s logisimBus1[0]),
       .result(s logisimBus2[0]));
 AND GATE # (.BubblesMask(2'b00))
   GATES 2 (.input1(s logisimBus0[1]),
       .input2(s logisimBus1[1]),
       .result(s logisimBus2[1]));
 AND GATE # (.BubblesMask(2'b00))
```

#### 2、撰写 ALU 模块 Verilog 代码如下:

```
module ALU( A,
      В,
      Cout,
      op,
      res );
/****************************
*****
 * *
       The
              inputs are defined
                                        here
**********************
*******/
 input [3:0] A;
 input [3:0] B;
 input [1:0] op;
/**************************
*****
       The
              outputs are defined
                                        here
******************
*******
 output
        Cout;
 output [3:0] res;
/***********************
*****
       The
                       are
                              defined
              wires
*******************
*******
 wire [3:0] s logisimBus0;
 wire [3:0] s logisimBus10;
 wire [3:0] s logisimBus2;
 wire [1:0] s_logisimBus3;
 wire [3:0] s logisimBus5;
 wire [3:0] s logisimBus7;
 wire [3:0] s logisimBus8;
 wire s_logisimNet1;
      s logisimNet4;
 wire
 wire s logisimNet6;
```

```
wire s logisimNet9;
/*************************
    The
         module functionality is
                             described
*******************
*******
/**************************
*****
 ** Here all input connections are defined
*******************
*******
 assign s logisimBus0[3:0] = B;
 assign s_logisimBus2[3:0] = A;
 assign s logisimBus3[1:0] = op;
/***************************
*****
 ** Here all output connections are defined
******************
*******
assign Cout = s logisimNet6;
assign res = s logisimBus8[3:0];
/***************************
*****
    Here all in-lined components are defined
********************
*******
 // Ground
 assign s logisimNet4 = 1'b0;
/**************************
*****
      Here all sub-circuits are defined
*******************
*******
 AddSub4b AddSub4b1 (.A(s logisimBus2[3:0]),
            .B(s logisimBus0[3:0]),
            .Cout(s logisimNet1),
            .Ctrl(s logisimBus3[0]),
           .S(s logisimBus5[3:0]));
```

```
And2b4
          And 2b41 (.A(s logisim Bus 2[3:0]),
                  .B(s logisimBus0[3:0]),
                  .res(s logisimBus10[3:0]));
  Or2b4
        Or2b41 (.A(s logisimBus2[3:0]),
                .B(s logisimBus0[3:0]),
                .res(s logisimBus7[3:0]));
  Mux4to1b4
             Mux1 (.D0(s logisimBus5[3:0]),
                  .D1(s_logisimBus5[3:0]),
                  .D2(s_logisimBus10[3:0]),
                  .D3(s logisimBus7[3:0]),
                  .S(s_logisimBus3[1:0]),
                  .Y(s logisimBus8[3:0]));
  Mux4to1 Mux2 (.D0(s logisimNet1),
                .D1(s logisimNet1),
                .D2(s_logisimNet4),
                .D3(s logisimNet4),
                .S(s_logisimBus3[1:0]),
                .Y(s logisimNet6));
endmodule
```

需要注意各端口的命名不能重复,连线的正确性可以在之后通过仿真验证

- 3、使用 Vivado 对电路生成的 Verilog 代码进行仿真
  - (1) 新建工程,此处命名为 project 7

注意: Project Name 界面不能有中文, Project Type 界面选择 RTL Project, Default Part 界面搜索并选择 xs7k160tffg676-2L,点击 Finish 完成工程创建。

(2) 添加综合文件

在 Project Manager 中选择 Add Sources,选择 Add or Create Design Source,选择 verilog 子目录下的 circuit 和 gates 子目录的 Verilog 文件全部拷贝到工程中,随后点击 Finish 完成。 因为我们需要的是两个目录下的所有文件,因此可以通过 Add Directories 将两个目录下的全部文件添加进来。

(3) 添加仿真文件并进行仿真

选择 Add or Create Simulation Sources 将仿真文件添加进入工程导入后状态如下。



之后进行仿真, 仿真结果见"二、实验结果与分析", 仿真成功。

## 仿真代码如下:

```
`timescale 1ns / 1ps
module ALU tb();
// Inputs
   reg [3:0] A;
   reg [3:0] B;
   reg [1:0] op;
// Outputs
   wire [3:0] res;
   wire Cout;
ALU ALU inst(
    .A(A),
    .B(B),
    .op(op),
    .res(res),
    .Cout (Cout)
);
   initial begin
       op = 2'b00; A = 4'b1100; B = 4'b0011; #50;
       A = 4'b1111; B = 4'b1111; #50;
       op = 2'b01; A = 4'b1100; B = 4'b11; #50;
       A = 4'b0011; B = 4'b1100; #50;
       op = 2'b10; A = 4'b0011; B = 4'b0110; #50;
       A = 4'b1110; B = 4'b0011; #50;
       op = 2'b11; A = 4'b0011; B = 4'b0110; #50;
       A = 4'b1110; B = 4'b0011; #50;
   end
endmodule // ALU tb
```

## 4、使用 Vivado 综合并上板验证

(1) 撰写以下 clkdiv、pbdebounce、CreateNumber、ALU、DisplayNumber、Sseg\_Dev 模块及 top 模块

各模块代码如下:

```
clkdiv.v:
```

module pbdebounce(
 input wire clk,

```
input wire button,
    output reg pbreg
    );
    reg [7:0] pbshift;
    always@(posedge clk) begin
       pbshift = pbshift<<1;</pre>
       pbshift[0] = button;
       if (pbshift==8'b0)
          pbreg=0;
       if (pbshift==8'hFF)
           pbreg=1;
    end
endmodule
  CreateNumber.v
Module Name: CreateNumber
Description:
To change the value printed on Arduino using btns.
You will get a initial value printed as the para. INIT HEXES defined.
After each pression on btn, a number will increase by 1.
This new module can handle i-1 when signal sw is 1
* /
module CreateNumber#(
parameter INIT HEXES = 16'b1010 1011 1100 1101 // Init with "AbCd"
) (
input[3:0] btn,
input[3:0] sw,
output reg[15:0] num
);
wire[3:0] A, B, C, D;
initial num <= INIT HEXES;</pre>
// D(the next num[3:0]) is always greater than current num[3:0] by 1
AddSub4b a0(.A(num[15:12]), .B(4'b0001), .Ctrl(sw[0]), .S(A));
AddSub4b a1(.A(num[11: 8]), .B(4'b0001), .Ctrl(sw[1]), .S(B));
AddSub4b a2(.A(num[ 7: 4]), .B(4'b0001), .Ctrl(sw[2]), .S(C));
AddSub4b a3(.A(num[ 3: 0]), .B(4'b0001), .Ctrl(sw[3]), .S(D));
// When pressing btn[0] num[3:0]++
always @(posedge btn[3]) num[15:12] <= A;</pre>
always @(posedge btn[2]) num[11: 8] <= B;</pre>
always @(posedge btn[1]) num[ 7: 4] <= C;</pre>
always @(posedge btn[0]) num[ 3: 0] <= D;</pre>
endmodule
  DisplayNumber.v
module DisplayNumber(
    input
               clk,
    input
               rst,
    input [15:0] hexs,
    input [ 3:0] points,
    input [ 3:0] LEs,
   output[ 3:0] AN,
    output[ 7:0] SEGMENT
);
```

```
wire point;
   wire LE;
   clkdiv cd(
      .clk(clk),
       .rst(rst),
       .div res(scan)
   );
   DisplaySync ds(
       .scan(scan[18:17]),
       .hexs(hexs),
       .points(points),
       .LEs (LEs),
       .HEX (HEX),
       .point(point),
       .LE(LE),
       .AN(AN)
   );
   MyMC14495 mc(
       .D0(HEX[0]),
       .D1(HEX[1]),
       .D2(HEX[2]),
       .D3(HEX[3]),
       .point(point),
       .LE(LE),
       .a(SEGMENT[0]),
       .b (SEGMENT[1]),
       .c(SEGMENT[2]),
       .d(SEGMENT[3]),
       .e(SEGMENT[4]),
       .f(SEGMENT[5]),
       .g(SEGMENT[6]),
       .p(SEGMENT[7])
   );
endmodule
  Sseg Dev.v
module SSeg Dev(
   input clk,
   input flash,
   input [31:0] Hexs,
   input [7:0] LES,
   input [7:0] point,
   input rst,
   input Start,
   input seg_clk,
   input seg clrn,
   input SEG PEN,
   input seg sout
);
  wire [63:0] SEGMENT;
  P2S M2 (.clk(clk),
         .P_Data(SEGMENT[63:0]),
          .rst(rst),
          .Serial(Start),
         .EN(SEG PEN),
```

wire [31:0]scan;
wire [3:0]HEX;

```
.sout(seg sout),
         .s clk(seg clk),
         .s clrn(seg clrn));
  HexTo8SEG SM1 (.flash(flash),
               .Hexs(Hexs[31:0]),
               .LES(LES[7:0]),
               .points(point[7:0]),
               .SEG TXT(SEGMENT[63:0]));
endmodule
 Top.v
module Top (
      input wire clk,
      input wire [1:0] BTN,
      input wire [1:0] SW1,
      input wire [1:0] SW2,
      input wire [11:0] SW,
      output wire [3:0] AN,
      output wire [7:0] SEGMENT,
      output wire BTNX4,
      output wire seg clk,
      output wire seg clrn,
      output wire seg sout,
      output wire SEG PEN
);
   wire [15:0] num;
   wire [1:0] btn out;
   wire [3:0] res;
   wire Co;
   wire [31:0] clk div;
   wire [15:0] disp hexs;
   wire [15:0] disp hexs my;
   assign disp hexs[15:12] = num[7:4];
                                                // B
   assign disp_hexs[11:8] = num[3:0];
                                                // A
   assign disp_hexs[7:4] = \{3'b000, Co\};
   assign disp_hexs[3:0] = res[3:0];
                                                   // C
   /* Code here */
   assign disp hexs my = (4519); // Fill the last four digits of your
student id in ()
   assign BTNX4 = 1'b0;
   clkdiv m2(.clk(clk), .rst(0), .div res(clk div));
   pbdebounce
m0(.clk(clk div[17]), .button(BTN[0]), .pbreg(btn out[0]));
   pbdebounce
m1(.clk(clk div[17]), .button(BTN[1]), .pbreg(btn out[1]));
   CreateNumber m3(.btn(btn out), .sw({2'b0, SW1}), .num(num)); //
Attachment
   // The ALU module you wrote
   ALU m5 ( .A(num[3:0]),
                 .B(num[7:4]),
                                                       // fill sth. in
()
                                                        // fill sth. in
                 .op(SW2[1:0]),
()
                                                       // fill sth. in
                 .res(res[3:0]),
```

```
()
                 .Cout(Co));
   // Module you design in Lab7
   DisplayNumber m6( .clk(clk), .hexs(disp hexs), .LEs(4'b1111),
// fill sth. in ()
                    .points(SW[3:0]),
                                                           .rst(1'b0),
// fill sth. in ()
                     .AN(AN), .SEGMENT(SEGMENT));
   // Attachment
   SSeg_Dev m7(.clk(clk), .flash(clk_div[25]), .Hexs({disp_hexs_my,
disp hexs}), .LES(SW[11:4]),
                 .point({4'b0000,
SW[3:0]}), .rst(1'b0), .Start(clk div[20]), .seg clk(seg clk),
                 .seg clrn(seg clrn), .SEG PEN(SEG PEN), .seg sout(se
g sout));
endmodule
```

注意: Top 模块的补充内容需要自己填写,填写结果如上所示。

整体来看,代码部分需要注意端口的命名和 module 的命名,不要出现大小写错误和命名错误,命名重复等问题

#### (2) 导入到 Vivado:

需要注意:由于 DisplayNumber 是在 Lab7 中运用原理图完成,导入时需要导入 circuits 和 gates 两个文件夹,内含该代码所需的芯片,否则生成 bitstream 会报错。

#### (1) 添加约束文件并修改

选择 Add or Create Constraints 将约束文件添加进入工程,并进行修改,设置引脚约束。修改后代码如下:

```
# Filename: constraints lab8.xdc
## Constraints file for Lab8
# Main clock
set property PACKAGE PIN AC18 [get ports clk]
set property IOSTANDARD LVCMOS18 [get ports clk]
create clock -period 10.000 -name clk [get ports "clk"]
# Switches as inputs
set property PACKAGE PIN AA10 [get ports {SW[0]}]
set property PACKAGE PIN AB10 [get ports {SW[1]}]
set property PACKAGE PIN AA13 [get ports {SW[2]}]
set property PACKAGE PIN AA12 [get ports {SW[3]}]
set property PACKAGE PIN Y13 [get ports {SW[4]}]
set property PACKAGE PIN Y12 [get ports {SW[5]}]
set_property PACKAGE PIN AD11 [get ports {SW[6]}]
set_property PACKAGE_PIN AD10 [get_ports {SW[7]}]
set_property PACKAGE_PIN AE10 [get_ports {SW[8]}]
set property PACKAGE PIN AE12 [get ports {SW[9]}]
set property PACKAGE PIN AF12 [get ports {SW[10]}]
set property PACKAGE PIN AE8 [get ports {SW[11]}]
set property PACKAGE PIN AF8 [get ports {SW1[0]}]
set property PACKAGE PIN AE13 [get ports {SW1[1]}]
set property PACKAGE PIN AF13 [get ports {SW2[0]}]
set property PACKAGE PIN AF10 [get_ports {SW2[1]}]
set property IOSTANDARD LVCMOS15 [get ports {SW[0]}]
set property IOSTANDARD LVCMOS15 [get ports {SW[1]}]
set property IOSTANDARD LVCMOS15 [get ports {SW[2]}]
set property IOSTANDARD LVCMOS15 [get_ports {SW[3]}]
```

```
set property IOSTANDARD LVCMOS15 [get ports {SW[4]}]
set property IOSTANDARD LVCMOS15 [get ports {SW[5]}]
set property IOSTANDARD LVCMOS15 [get ports {SW[6]}]
set property IOSTANDARD LVCMOS15 [get ports {SW[7]}]
set property IOSTANDARD LVCMOS15 [get ports {SW[8]}]
set property IOSTANDARD LVCMOS15 [get ports {SW[9]}]
set property IOSTANDARD LVCMOS15 [get ports {SW[10]}]
set property IOSTANDARD LVCMOS15 [get ports {SW[11]}]
set property IOSTANDARD LVCMOS15 [get_ports {SW1[0]}]
set_property IOSTANDARD LVCMOS15 [get_ports {SW1[1]}]
set_property IOSTANDARD LVCMOS15 [get_ports {SW2[0]}]
set_property IOSTANDARD LVCMOS15 [get_ports {SW2[1]}]
# Key as inputs
set property PACKAGE PIN W16 [get ports BTNX4]
set property IOSTANDARD LVCMOS18 [get ports BTNX4]
set property PACKAGE PIN V14 [get ports {BTN[1]}]
set property IOSTANDARD LVCMOS18 [get ports {BTN[1]}]
set property PACKAGE PIN W14 [get ports {BTN[0]}]
set property IOSTANDARD LVCMOS18 [get ports {BTN[0]}]
set property CLOCK DEDICATED ROUTE FALSE [get nets BTN*]
# Arduino-Segment & AN
set property PACKAGE PIN AD21 [get ports {AN[0]}]
set property PACKAGE PIN AC21 [get ports {AN[1]}]
set property PACKAGE PIN AB21 [get ports {AN[2]}]
set property PACKAGE PIN AC22 [get ports {AN[3]}]
set property PACKAGE PIN AB22 [get ports {SEGMENT[0]}]
set property PACKAGE PIN AD24 [get ports {SEGMENT[1]}]
set property PACKAGE PIN AD23 [get ports {SEGMENT[2]}]
set property PACKAGE PIN Y21 [get ports {SEGMENT[3]}]
set property PACKAGE PIN W20 [get ports {SEGMENT[4]}]
set property PACKAGE PIN AC24 [get ports {SEGMENT[5]}]
set property PACKAGE PIN AC23 [get ports {SEGMENT[6]}]
set property PACKAGE PIN AA22 [get ports {SEGMENT[7]}]
set property IOSTANDARD LVCMOS33 [get ports {AN[0]}]
set property IOSTANDARD LVCMOS33 [get_ports {AN[1]}]
set property IOSTANDARD LVCMOS33 [get_ports {AN[2]}]
set property IOSTANDARD LVCMOS33 [get_ports {AN[3]}]
set property IOSTANDARD LVCMOS33 [get ports {SEGMENT[0]}]
set property IOSTANDARD LVCMOS33 [get ports {SEGMENT[1]}]
set property IOSTANDARD LVCMOS33 [get ports {SEGMENT[2]}]
set property IOSTANDARD LVCMOS33 [get ports {SEGMENT[3]}]
set property IOSTANDARD LVCMOS33 [get_ports {SEGMENT[4]}]
set property IOSTANDARD LVCMOS33 [get ports {SEGMENT[5]}]
set property IOSTANDARD LVCMOS33 [get ports {SEGMENT[6]}]
set property IOSTANDARD LVCMOS33 [get ports {SEGMENT[7]}]
set property PACKAGE PIN M24 [get ports {seg clk}]
set property IOSTANDARD LVCMOS33 [get_ports {seg_clk}]
set property PACKAGE_PIN M20 [get_ports {seg_clrn}]
set property IOSTANDARD LVCMOS33 [get ports {seg clrn}]
set property PACKAGE PIN L24 [get ports {seg sout}]
set property IOSTANDARD LVCMOS33 [get ports {seg sout}]
set property PACKAGE PIN R18 [get ports {SEG PEN}
set property IOSTANDARD LVCMOS33 [get ports {SEG PEN}]
# # Main clock
# set property PACKAGE PIN AC18 [get ports clk p]
# set property PACKAGE PIN AD18 [get ports clk n]
```

```
# set property IOSTANDARD LVCMOS18 [get ports clk p]
# set property IOSTANDARD LVCMOS18 [get ports clk n]
# # create clock -period 10.000 -name clk [get ports "clk p"]
# # FPGA RST
# set property PACKAGE PIN W13 [get ports RSTN]
# set property IOSTANDARD LVCMOS18 [get ports RSTN]
# set_property PACKAGE_PIN M24 [get_ports seg_clk]
# set_property PACKAGE_PIN L24 [get_ports set_sout]
# set property PACKAGE PIN R18 [get ports seg pen]
# set property PACKAGE PIN M20 [get ports seg clrn]
# set property IOSTANDARD LVCMOS33 [get ports seg clk]
# set property IOSTANDARD LVCMOS33 [get ports set sout]
# set property IOSTANDARD LVCMOS33 [get ports seg pen]
# set property IOSTANDARD LVCMOS33 [get ports seg clrn]
# # Audio out
# set property PACKAGE PIN P26 [get ports AUD PWM]
# set_property PACKAGE_PIN M25 [get_ports AUD_SD]
# set property IOSTANDARD LVCMOS33 [get ports AUD PWM]
# set property IOSTANDARD LVCMOS33 [get ports AUD SD]
# # Key Array
# set property PACKAGE PIN V17 [get ports BTN X0]
# set property IOSTANDARD LVCMOS18 [get ports BTN X0]
# set property PACKAGE PIN W18 [get ports BTN X1]
# set property IOSTANDARD LVCMOS18 [get ports BTN X1]
# set property PACKAGE PIN W19 [get ports BTN X2]
# set property IOSTANDARD LVCMOS18 [get ports BTN X2]
# set property PACKAGE PIN W15 [get ports BTN X3]
# set property IOSTANDARD LVCMOS18 [get ports BTN X3]
# set property PACKAGE PIN W16 [get ports BTN X4]
# set property IOSTANDARD LVCMOS18 [get ports BTN X4]
# set property PACKAGE PIN V18 [get_ports BTN_Y0]
# set property IOSTANDARD LVCMOS18 [get_ports BTN_Y0]
# set_property PACKAGE_PIN V19 [get_ports BTN_Y1]
# set_property IOSTANDARD LVCMOS18 [get_ports BTN_Y1]
# set property PACKAGE PIN V14 [get ports BTN Y2]
# set property IOSTANDARD LVCMOS18 [get ports BTN Y2]
# set property PACKAGE PIN W14 [get ports BTN Y3]
# set property IOSTANDARD LVCMOS18 [get ports BTN Y3]
# # Arduino
# set property PACKAGE PIN AF25 [get ports ard rst]
# set property IOSTANDARD LVCMOS33 [get ports and rst]
# set property PACKAGE PIN AF24 [get ports {ard led[0]}]
# set property PACKAGE PIN AF21 [get ports {ard led[1]}]
# set property PACKAGE PIN Y22 [get ports {ard led[2]}]
# set property PACKAGE PIN Y23 [get ports {ard led[3]}]
# set property PACKAGE PIN AA23 [get ports {ard led[4]}]
# set property PACKAGE_PIN Y25 [get_ports {ard_led[5]}]
# set_property PACKAGE_PIN AB26 [get_ports {ard led[6]}]
# set_property PACKAGE_PIN W23 [get_ports {ard_led[7]}]
# set_property IOSTANDARD LVCMOS33 [get_ports {ard_led[0]}]
# set_property IOSTANDARD LVCMOS33 [get_ports {ard_led[1]}]
# set_property IOSTANDARD LVCMOS33 [get_ports {ard_led[2]}]
# set_property IOSTANDARD LVCMOS33 [get_ports {ard_led[3]}]
# set property IOSTANDARD LVCMOS33 [get ports {ard led[4]}]
```

```
# set property IOSTANDARD LVCMOS33 [get ports {ard led[5]}]
# set_property IOSTANDARD LVCMOS33 [get_ports {ard_led[6]}]
# set_property IOSTANDARD LVCMOS33 [get_ports {ard_led[7]}]
# set_property PACKAGE_PIN AD21 [get_ports {ard_an[0]}]
# set_property PACKAGE_PIN AC21 [get_ports {ard_an[1]}]
# set_property PACKAGE_PIN AB21 [get_ports {ard_an[2]}]
# set_property PACKAGE_PIN AD21 [get_ports {ard_an[2]}]
# set_property PACKAGE_PIN AB22 [get_ports {ard_seg[0]}]
# set_property PACKAGE_PIN AD24 [get_ports {ard_seg[1]}]
# set_property PACKAGE_PIN AD23 [get_ports {ard_seg[2]}]
# set_property PACKAGE_PIN Y21 [get_ports {ard_seg[3]}]
# set_property PACKAGE_PIN W20 [get_ports {ard_seg[4]}]
# set property PACKAGE PIN AC24 [get ports {ard seg[5]}]
# set property PACKAGE PIN AC23 [get ports {ard seg[6]}]
# set property PACKAGE PIN AA22 [get ports {ard seg[7]}]
# # set property IOSTANDARD LVCMOS33 [get ports {ard dio[13]}]
# # set property IOSTANDARD LVCMOS33 [get ports {ard dio[12]}]
# set property IOSTANDARD LVCMOS33 [get_ports {ard_an[0]}]
# set property IOSTANDARD LVCMOS33 [get_ports {ard_an[1]}]
# set_property IOSTANDARD LVCMOS33 [get_ports {ard_an[2]}]
# set_property IOSTANDARD LVCMOS33 [get_ports {ard_an[3]}]
# set_property IOSTANDARD LVCMOS33 [get_ports {ard_seg[0]}]
# set property IOSTANDARD LVCMOS33 [get ports {ard seg[1]}]
# set property IOSTANDARD LVCMOS33 [get ports {ard seg[2]}]
# set property IOSTANDARD LVCMOS33 [get ports {ard seg[3]}]
# set property IOSTANDARD LVCMOS33 [get ports {ard seg[4]}]
# set property IOSTANDARD LVCMOS33 [get_ports {ard_seg[5]}]
# set property IOSTANDARD LVCMOS33 [get ports {ard seg[6]}]
# set property IOSTANDARD LVCMOS33 [get ports {ard seg[7]}]
# #16leds
# set property PACKAGE PIN N26 [get ports LEDCLK]
# set property PACKAGE PIN N24 [get ports LEDCLR]
# set property PACKAGE PIN M26 [get ports LEDDT]
# set property IOSTANDARD LVCMOS33 [get ports LEDCLK]
# set property IOSTANDARD LVCMOS33 [get ports LEDCLR]
# set property IOSTANDARD LVCMOS33 [get ports LEDDT]
# #16dips
# set property PACKAGE PIN AA10 [get ports {switch[0]}]
# set property PACKAGE PIN AB10 [get ports {switch[1]}]
# set property PACKAGE_PIN AA13 [get_ports {switch[2]}]
# set property PACKAGE_PIN AA12 [get_ports {switch[3]}]
# set property PACKAGE PIN Y13 [get ports {switch[4]}]
# set property PACKAGE PIN Y12 [get ports {switch[5]}]
# set property PACKAGE PIN AD11 [get ports {switch[6]}]
# set property PACKAGE PIN AD10 [get ports {switch[7]}]
# set property PACKAGE PIN AE10 [get ports {switch[8]}]
# set property PACKAGE PIN AE12 [get ports {switch[9]}]
# set property PACKAGE_PIN AF12 [get_ports {switch[10]}]
# set property PACKAGE PIN AE8 [get ports {switch[11]}]
# set property PACKAGE PIN AF8 [get ports {switch[12]}]
# set property PACKAGE PIN AE13 [get ports {switch[13]}]
# set property PACKAGE PIN AF13 [get ports {switch[14]}]
# set property PACKAGE PIN AF10 [get ports {switch[15]}]
# set_property IOSTANDARD LVCMOS15 [get_ports {switch[0]}]
# set_property IOSTANDARD LVCMOS15 [get_ports {switch[1]}]
# set_property IOSTANDARD LVCMOS15 [get_ports {switch[2]}]
# set_property IOSTANDARD LVCMOS15 [get_ports {switch[3]}]
# set property IOSTANDARD LVCMOS15 [get_ports {switch[4]}]
# set property IOSTANDARD LVCMOS15 [get ports {switch[5]}]
```

```
# set property IOSTANDARD LVCMOS15 [get ports {switch[6]}]
# set property IOSTANDARD LVCMOS15 [get ports {switch[7]}]
# set property IOSTANDARD LVCMOS15 [get ports {switch[8]}]
# set_property IOSTANDARD LVCMOS15 [get_ports {switch[9]}]
# set property IOSTANDARD LVCMOS15 [get ports {switch[10]}]
# set property IOSTANDARD LVCMOS15 [get ports {switch[11]}]
# set property IOSTANDARD LVCMOS15 [get ports {switch[12]}]
# set property IOSTANDARD LVCMOS15 [get ports {switch[13]}]
# set property IOSTANDARD LVCMOS15 [get ports {switch[14]}]
# set property IOSTANDARD LVCMOS15 [get ports {switch[15]}]
# set property PACKAGE PIN N21 [get ports {vga red[0]}]
# set property PACKAGE PIN N22 [get ports {vga red[1]}]
# set property PACKAGE PIN R21 [get ports {vga red[2]}]
# set property PACKAGE PIN P21 [get ports {vga red[3]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga red[0]}]
# set_property IOSTANDARD LVCMOS33 [get_ports {vga_red[1]}]
# set_property IOSTANDARD LVCMOS33 [get_ports {vga_red[2]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga red[3]}]
# set_property PACKAGE_PIN R22 [get_ports {vga_green[0]}]
# set_property PACKAGE_PIN R23 [get_ports {vga_green[1]}]
# set property PACKAGE PIN T24 [get ports {vga green[2]}]
# set property PACKAGE_PIN T25 [get_ports {vga_green[3]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga green[0]}]
# set property IOSTANDARD LVCMOS33 [get_ports {vga_green[1]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga green[2]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga green[3]}]
# set property PACKAGE PIN T20 [get ports {vga blue[0]}]
# set property PACKAGE PIN R20 [get ports {vga blue[1]}]
# set property PACKAGE PIN T22 [get ports {vga blue[2]}]
# set property PACKAGE PIN T23 [get ports {vga blue[3]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga blue[0]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga blue[1]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga blue[2]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga blue[3]}]
# set property PACKAGE PIN M22 [get ports vga hs]
# set property PACKAGE PIN [get ports vga vs]
# set property IOSTANDARD LVCMOS33 [get ports vga hs]
# set property IOSTANDARD LVCMOS33 [get ports vga vs]
```

#### (2) 生成 bitstream 并烧录

配置完成后,得到 bitstream。



之后将下载器连接到电脑上。点击 PROGRAM AND DEBUG > Open Hardware Manager > Open Target > Auto Connect 进行识别和连接,成功连接后,点击 Program Device 选择 xc7k160t 设备,在下载程序界面选择我们刚刚生成的比特流文件,将其下

载到板上。之后在板上实现相关操作。

| Program Device                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                     |   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|---|
| The state of the s | ogramming file and download it to your hardware device. You can optionally<br>s file that corresponds to the debug cores contained in the bitstream | A |
| Bitstream file:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | E:/keeping/project_6/project_6.runs/impl_1/Top.bit                                                                                                  |   |
| Debug probes file                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                     |   |
| ✓ Enable end of                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | startup check                                                                                                                                       |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                     |   |
| ?                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Program Cancel                                                                                                                                      |   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                     | _ |

注意此处需要正确标出路径才可以正确上板。

# 二、实验结果与分析

# (一) ALU 加法器的设计

1、ALU的仿真结果



如图, A、B、op 对 res 和 Cout 的状态控制正确,说明成功实现 ALU 功能。

# (二) ALU 简单应用模块实验结果









可以看到,显示数字功能正确,同时也可以实现加法、减法等功能。说明各部分代码撰写正确,成功实现需求的功能。

# 三、讨论、心得

在本次实验中,我增强了自己的 Verilog 代码撰写能力。因为之后我们需要学习很多硬件代码,Verilog 代码的撰写无疑是十分重要的。这次实验大部分代码需要自己修改和撰写,这提升了我的能力。同时,我对加法器的结构和构造了解更加清晰,这对我的数逻学习很有帮助。

# 四、个人生活照片



# 洲江水学

# 本科实验报告

| 吕称: | 数字逻辑电路设计                                    |  |  |  |  |
|-----|---------------------------------------------|--|--|--|--|
| 名:  | 蔡佳伟                                         |  |  |  |  |
| 院:  | 计算机科学与技术学院                                  |  |  |  |  |
| 业:  | 计算机科学与技术                                    |  |  |  |  |
| 箱:  | 3220104519@zju.edu.cn                       |  |  |  |  |
| 号:  | 3348536459                                  |  |  |  |  |
| 话:  | 19550230334                                 |  |  |  |  |
| 女师: | 洪奇军                                         |  |  |  |  |
| 期:  | 2023年 10月 30日                               |  |  |  |  |
|     | 名院业箱号话师:::::::::::::::::::::::::::::::::::: |  |  |  |  |

# 浙江大学实验报告

| 课程名称:  | 数字边            | 逻辑设计    | 实验多               | 类型:  | 综合    |      |  |
|--------|----------------|---------|-------------------|------|-------|------|--|
| 实验项目名称 | •              | 实验      | <b>29</b> : 锁存器与f | 触发器基 | 本原理   |      |  |
| 学生姓名:  | 蔡佳伟            | 学号:     | 3220104519        | 同组学  | 生姓名:  | 无    |  |
| 实验地占.  | <b>些全港东</b> [] | □ 509 室 | 实验日期.             |      | 年 10月 | 24 ⊟ |  |

# 一、操作方法与实验步骤

1. 新建工程 MyLATCHS



2. 新建源文件 SR\_LATCH.sch 用原理图方式设计。



3. 新建源文件 CSR\_LATCH.sch 用原理图方式设计。



4. 新建源文件 D\_LATCH.sch 用原理图方式设计。



5. 新建源文件 MS\_FLIPFLOP.sch 用原理图方式设计,调用 CSR\_LATCH 实现。



6. 新建源文件 D\_FLIPFLOP.sch 用原理图方式设计。



# 7. 新建源文件 类型是 Verilog,文件名 Top。 右键设为"Set as Top Module"。

```
module TOP(
       input clk,
       input [15:0] SW,
       input [3:0] BTN,
       output [7:0] LED,
       output ledclk,
       output ledsout,
       output ledclrn,
       output LEDEN,
       output BTNX3
   );
   wire [31:0] div;
   wire [3:0] BTN_OUT;
   wire CK;
   wire [15:0] num;
   wire [8:0] NLED;
   assign BTNX3=0;
   assign NLED={~LED8,~LED};
   pbdebounce p1(div[17],BTN[0],BTN_OUT[0]);
   pbdebounce p2(div[17],BTN[1],BTN OUT[1]);
   pbdebounce p3(div[17],BTN[2],BTN OUT[2]);
   pbdebounce p4(div[17],BTN[3],BTN OUT[3]);
   clkdiv_pulse
m0(.clk(clk),.rst(1'b0),.Sel CLK(SW[15]),.pulse(BTN OUT[0]),.CK(CK
),.clkdiv(div[31:0]));
```

```
CSR_LATCH
Mm2(.C(CK),.R(SW[0]),.S(SW[1]),.Q(LED[1]),.Qn(LED[0]));
    D_LATCH Mm3(.C(CK),.D(SW[2]),.Q(LED[3]),.Qn(LED[2]));
    Ms_FLIPFLOP
Mm4(.C(CK),.R(SW[3]),.S(SW[4]),.Y(LED[6]),.Q(LED[5]),.Qn(LED[4]));
    D_FLIPFLOP
Mm5(.C(CK),.D(SW[5]),.Q(LED8),.Qn(LED[7]),.Sn(1'b1),.Rn(1'b1));

LEDP2S #(.DATA_BITS(16),.DATA_COUNT_BITS(4),.DIR(0))

U7(.clk(clk), .rst(1'b0), .Start(div[20]), .PData({7'h3F,NLED[8:0]}), .sclk(ledclk), .sclrn(ledclrn), .sout(ledsout), .EN(LEDEN));
```

## pbdebounce 模块:

```
module pbdebounce(
    input wire clk_lms,
    input wire button,
    output reg pbreg
    );

reg [7:0] pbshift;

always@(posedge clk_lms) begin
    pbshift=pbshift<<1;
    pbshift[0]=button;
    if (pbshift==8'b0)
        pbreg=0;
    if (pbshift==8'hFF)
        pbreg=1;
    end
endmodule</pre>
```

#### clkdiv\_pulse 模块:

```
end
assign CK=(Sel_CLK) ? ~pulse : clkdiv[26];
endmodule
```

#### 8. 下载验证:

```
#clk,
               [15:0]
                              SW,
                                         BTN[3:0],
                                                             [7:0]
LED, ledclk, ledsout, ledclrn, LEDEN, output BTNX3,
NET "ledclk" LOC = N26 | IOSTANDARD = LVCMOS33;
NET "ledclrn" LOC = N24 | IOSTANDARD = LVCMOS33;
NET "ledsout" LOC = M26 | IOSTANDARD = LVCMOS33;
NET "LEDEN" LOC = P18 | IOSTANDARD = LVCMOS33;
NET "clk" LOC = AC18 | IOSTANDARD = LVCMOS18;
NET "clk" TNM NET = TM CLK;
TIMESPEC TS CLK 100M = PERIOD "TM CLK" 10ns HIGH 50%;
#NET "RSTN" LOC =W13 | IOSTANDARD = LVCMOS18;
NET "BTN[0]" LOC = V18 | IOSTANDARD = LVCMOS18;
NET "BTN[0]" CLOCK DEDICATED ROUTE = FALSE;
NET "BTN[1]" LOC = V19 | IOSTANDARD = LVCMOS18;
NET "BTN[1]" CLOCK DEDICATED ROUTE = FALSE;
NET "BTN[2]" LOC = V14 | IOSTANDARD = LVCMOS18;
NET "BTN[2]" CLOCK DEDICATED ROUTE = FALSE;
NET "BTN[3]" LOC = W14 | IOSTANDARD = LVCMOS18;
NET "BTN[3]" CLOCK DEDICATED ROUTE = FALSE;
NET "SW[0]"LOC = AA10 | IOSTANDARD = LVCMOS15;
NET "SW[1]"LOC = AB10 | IOSTANDARD = LVCMOS15;
NET "SW[2]"LOC = AA13 | IOSTANDARD = LVCMOS15;
NET "SW[3]"LOC = AA12 | IOSTANDARD = LVCMOS15;
NET "SW[4]"LOC =Y13 | IOSTANDARD = LVCMOS15;
NET "SW[5]"LOC =Y12 | IOSTANDARD = LVCMOS15;
NET "SW[6]"LOC =AD11 | IOSTANDARD = LVCMOS15;
NET "SW[7]"LOC =AD10 | IOSTANDARD = LVCMOS15;
NET "SW[8]"LOC =AE10 | IOSTANDARD = LVCMOS15;
NET "SW[9]"LOC =AE12 | IOSTANDARD = LVCMOS15;
NET "SW[10]"LOC =AF12 | IOSTANDARD = LVCMOS15;
NET "SW[11]"LOC =AE8 | IOSTANDARD = LVCMOS15;
NET "SW[12]"LOC =AF8 | IOSTANDARD = LVCMOS15;
NET "SW[13]"LOC =AE13 | IOSTANDARD = LVCMOS15;
NET "SW[14]"LOC =AF13 | IOSTANDARD = LVCMOS15;
NET "SW[15]"LOC =AF10 | IOSTANDARD = LVCMOS15;
NET"LED[0]"LOC=W23 | IOSTANDARD=LVCMOS33;
NET"LED[1]"LOC=AB26 | IOSTANDARD=LVCMOS33;
```

```
NET"LED[2]"LOC=Y25 | IOSTANDARD=LVCMOS33;
NET"LED[3]"LOC=AA23 | IOSTANDARD=LVCMOS33;
NET"LED[4]"LOC=Y23 | IOSTANDARD=LVCMOS33;
NET"LED[5]"LOC=Y22 | IOSTANDARD=LVCMOS33;
NET"LED[6]"LOC=AE21 | IOSTANDARD=LVCMOS33;
NET"LED[7]"LOC=AF24 | IOSTANDARD=LVCMOS33;
NET"LED[7]"LOC=AF24 | IOSTANDARD=LVCMOS33;
```

# 二、实验结果与分析

## 1.SR LATCH 仿真

```
`timescale 1ns / 1ps
module SR LATCH SR LATCH sch tb();
// Inputs
 reg S;
 reg R;
// Output
 wire Q;
 wire Qbar;
// Bidirs
// Instantiate the UUT
 SR LATCH UUT (
   .S(S),
   .R(R),
   .Q(Q),
   .Qbar(Qbar)
// Initialize Inputs
   initial begin
     R=1;S=1; #50;
    R=1; S=0; #50;
     R=1; S=1; #50;
     R=0; S=1; #50;
     R=1;S=1; #50;
     R=0; S=0; #50;
    R=1; S=1; #50;
   end
endmodule
```



符合理论上的结果预期,该元件设计正确。

## 2. CSR\_LATCH 仿真

```
`timescale 1ns / 1ps
module CSR_LATCH_CSR_LATCH_sch_tb();
// Inputs
reg C;
reg S;
reg R;
// Output
 wire Q;
wire Qbar;
// Bidirs
// Instantiate the UUT
 CSR LATCH UUT (
   .C(C),
   .S(S),
   .R(R),
   .Q(Q),
   .Qbar(Qbar)
 );
// Initialize Inputs
 initial begin
  C=1; R=1; S=1; #50;
  R=1;S=0; #50;
  R=1; S=1; #50;
   R=0; S=1; #50;
   R=1;S=1; #50;
R=0; S=0; #50;
R=1; S=1; #50;
C=0;R=1;S=1; #50;
```

```
R=1;S=0; #50;

R=1;S=1; #50;

R=0;S=1; #50;

R=1;S=1; #50;

R=0;S=0; #50;

R=1;S=1; #50;

end

endmodule
```



符合理论上的结果预期,该元件设计正确。

# 3. D\_LATCH 仿真

```
`timescale 1ns / 1ps
module D LATCH D LATCH sch tb();
// Inputs
 reg C;
 reg D;
// Output
 wire Q;
 wire Qbar;
// Bidirs
// Instantiate the UUT
 D LATCH UUT (
   .C(C),
   .Q(Q),
   .Qbar(Qbar),
   .D(D)
 );
```

```
// Initialize Inputs
initial begin
   C=1;D=1; #50;
   D=0; #50;
   C=0;D=1; #50;
   D=0;
end
endmodule
```



符合理论上的结果预期,该元件设计正确。

## 4. MS\_FLIPFLOP 仿真

```
`timescale 1ns / 1ps
module MS FLIPFLOP MS FLIPFLOP sch tb();
// Inputs
 reg R;
 reg S;
 reg C;
// Output
 wire Q;
 wire Qbar;
// Bidirs
// Instantiate the UUT
 MS FLIPFLOP UUT (
   .Q(Q),
   .Qbar(Qbar),
   .R(R),
   .S(S),
   .C(C)
 );
```

```
// Initialize Inputs
initial begin
R=1;S=1; #50;
R=1;S=0; #50;
R=1;S=1; #50;
R=0;S=1; #50;
R=0;S=0; #50;
R=1;S=1; #50;
R=1;S=1; #50;
end
always begin
C=0;#20;
C=1;#20;
end
endmodule
```



符合理论上的结果预期,该元件设计正确。

## 5. D\_FLIPFLOP 仿真

```
`timescale 1ns / 1ps

module D_FLIPFLOP_D_FLIPFLOP_sch_tb();

// Inputs
  reg C;
  reg R;
  reg S;
  reg D;

// Output
  wire Qbar;
  wire Q;
// Bidirs
```

```
// Instantiate the UUT
 D_FLIPFLOP UUT (
   .C(C),
.R(R),
   .Qbar(Qbar),
   .Q(Q),
  .S(S),
   .D(D)
 ) ;
// Initialize Inputs
 initial begin
  s = 1;
  R = 1;
  D = 0; #150;
   D = 1; #150;
 end
 always begin
  C=0; #50;
  C=1; #50;
 end
endmodule
```

符合理论上的结果预期,该元件设计正确。

## 6. 上板后的实验结果





在点击按钮后,一盏灯会等一盏灯熄灭,一段时间后,另一盏灯会亮起。部分按钮会再亮一盏灯。说明实验结果正确。

# 三、讨论、心得

在本次实验中,由于 vivado 的仿真会出现问题,我使用 ise 完成了本次实验。在同学的帮助下,我了解了 ise 操作的基本步骤,也学会了本次锁存器与触发器的基本原理。通过绘图和仿真,我对实现机理和实际应用也有了更多的了解。

# 四、个人生活照片



# 浙江水学

## 本科实验报告

| 课程名称: |    | 数字逻辑电路设计              |  |  |
|-------|----|-----------------------|--|--|
| 姓     | 名: | 蔡佳伟                   |  |  |
| 学     | 院: | 计算机科学与技术学院            |  |  |
| 专     | 业: | 软件工程                  |  |  |
| 即以    | 箱: | 3220104519@zju.edu.cn |  |  |
| QQ    | 号: | 3348536459            |  |  |
| 电     | 话: | 19550230334           |  |  |
| 指导教师: |    | 洪奇军                   |  |  |
| 报告日期: |    | 2023年11月28日           |  |  |
|       |    |                       |  |  |

# 浙江大学实验报告

| 课程名称:   | 数字逻辑设计      | 实验类型:          | 综合     |
|---------|-------------|----------------|--------|
| 实验项目名称: | 实验 10:      | 同步时序电路设计       |        |
|         |             | 3220104519 同组学 | 生姓名:   |
| 实验地占· 岁 | *全港东四 509 室 | 李验日期: 2023 年   | 11月28日 |

# 一、操作方法与实验步骤

## (一)原理图设计实现四位同步二进制计数器

1、使用 Logisim 绘制四位同步二进制计数器 绘制结果如下:



需要更改入口和出口名称,本次按照图片更改为 clk、Qa、Qb、Qc、Qd、Rc 命名为 Counter4b,之后导出为 Verilog 代码



注意 Target board 选择 FPGA4U



注意在 preferences 中把代码格式选为 Verilog

之后 Execute 生成代码,保存

Verilog 代码如下:

```
/*******************
   Logisim-evolution goes FPGA automatic generated Verilog
code
https://github.com/logisim-evolution/
* *
 * *
                   Component
Counter4b
**
*******************
*******/
module Counter4b ( Qa,
          Qb,
          Qc,
          Qd,
          Rc,
          clk);
  /**********************
*****
```

```
The
                        inputs
                                           defined
here
  ******************
******
 input clk;
  /**********************
*****
       * *
               The
                      outputs
                                  are
                                           defined
  ******************
*******
 output Qa;
 output Qb;
 output Qc;
 output Qd;
 output Rc;
  /***********************
*****
               The
                                           defined
                        wires
                                  are
here
  ******************
*******
 wire s logisimNet0;
 wire s_logisimNet1;
 wire s logisimNet10;
 wire s logisimNet11;
 wire s logisimNet12;
 wire s logisimNet13;
 wire s logisimNet14;
 wire s logisimNet15;
 wire s logisimNet16;
 wire s logisimNet17;
 wire s logisimNet18;
 wire s logisimNet2;
 wire s logisimNet3;
 wire s logisimNet4;
 wire s logisimNet5;
 wire s logisimNet6;
 wire s logisimNet7;
 wire s_logisimNet8;
 wire s logisimNet9;
  /*******************
```

#### 2、对 Counter4b 进行仿真

先自行书写仿真代码,代码如下:

```
`timescale 1ns / 1ps

module Counter4b_tb();

// Inputs
reg clk;

// Output
wire Rc;
wire Qa;
wire Qb;
```

```
wire Qc;
wire Qd;
// Instantiate the UUT
Counter4b Counter4b inst (
.clk(clk),
.Rc(Rc),
.Qa(Qa),
.Qb(Qb),
.Qc(Qc),
.Qd(Qd)
);
integer i;
initial begin
   for(i=0;i<16;i=i+1)begin
      clk=0; #20;
       clk=1;#20;
   end
end
endmodule
```

之后导入仿真代码和设计代码,进行仿真,仿真结果在"实验结果与分析"中呈现

#### 3、上板验证

导入顶层 Top 模块, 代码如下:

```
module Top (
   input wire clk,
   output wire LED,
   output wire [7:0] SEGMENT,
   output wire [3:0] AN
);
   wire Qa;
   wire Qb;
   wire Qc;
   wire Qd;
   wire [3:0] Hex;
   /* module clk_1s at submodules/clk_1s.v */
   clk 1s m0(.clk(clk), .clk 1s(clk 1s));
   /* You need to implement module Counter4b */
   Counter4b
m1(.clk(clk 1s), .Qa(Qa), .Qb(Qb), .Qc(Qc), .Qd(Qd), .Rc(LED));
   assign Hex = \{Qd, Qc, Qb, Qa\};
   // Please replace module below with your module completed in Lab 6
   // Pay attention to the correctness of the module name and port name
   // NOTE: SEGMENT and Segement are different port names
   // BTN[0]: LE, valid with value 0
   // BTN[1]: point, light with value 1
   // SW[7:4]: AN, light with value 1(AN[i] = \simSW[i+4])
   // SW[3:0]: number to display
                                                          .SW({4'b0001,
   DispNum
                       display(.BTN(2'b00),
Hex}), .SEGMENT(SEGMENT), .AN(AN));
endmodule
```

导入 clk1s v 模块,代码如下:

```
`timescale 1ns / 1ps
module clk 1s(
   input clk,
   output reg clk 1s
);
   reg [31:0] cnt;
   initial begin
     cnt = 32'b0;
   end
   wire[31:0] cnt next;
   assign cnt next = cnt + 1'b1;
   always @(posedge clk) begin
       if(cnt<50 000 000)begin
          cnt <= cnt next;</pre>
       end
       else begin
          cnt <= 0;
          clk 1s <= ~clk 1s;
       end
   end
endmodule
   导入约束文件,代码如下:
# Filename: constraints labA part1.xdc
## Constraints file for LabA-part1
# Main clock
set property PACKAGE PIN AC18 [get ports clk]
set property IOSTANDARD LVCMOS18 [get ports clk]
create clock -period 10.000 -name clk [get ports "clk"]
# LED
set property PACKAGE PIN AF24 [get ports {LED}]
set property IOSTANDARD LVCMOS33 [get ports {LED}]
set property PACKAGE PIN AD21 [get ports {AN[0]}]
set property PACKAGE PIN AC21 [get ports {AN[1]}]
set property PACKAGE PIN AB21 [get ports {AN[2]}]
set property PACKAGE PIN AC22 [get ports {AN[3]}]
set property PACKAGE PIN AB22 [get ports {SEGMENT[0]}]
```

set\_property PACKAGE\_PIN AD24 [get\_ports {SEGMENT[1]}]
set\_property PACKAGE\_PIN AD23 [get\_ports {SEGMENT[2]}]
set\_property PACKAGE\_PIN Y21 [get\_ports {SEGMENT[3]}]
set\_property PACKAGE\_PIN W20 [get\_ports {SEGMENT[4]}]
set\_property PACKAGE\_PIN AC24 [get\_ports {SEGMENT[5]}]
set\_property PACKAGE\_PIN AC23 [get\_ports {SEGMENT[5]}]
set\_property PACKAGE\_PIN AA22 [get\_ports {SEGMENT[7]}]
set\_property IOSTANDARD LVCMOS33 [get\_ports {AN[0]}]
set\_property IOSTANDARD LVCMOS33 [get\_ports {AN[1]}]
set\_property IOSTANDARD LVCMOS33 [get\_ports {AN[2]}]
set\_property IOSTANDARD LVCMOS33 [get\_ports {AN[3]}]
set\_property IOSTANDARD LVCMOS33 [get\_ports {SEGMENT[0]}]
set\_property IOSTANDARD LVCMOS33 [get\_ports {SEGMENT[0]}]
set\_property IOSTANDARD LVCMOS33 [get\_ports {SEGMENT[1]}]
set\_property IOSTANDARD LVCMOS33 [get\_ports {SEGMENT[1]}]
set\_property IOSTANDARD LVCMOS33 [get\_ports {SEGMENT[2]}]

```
set property IOSTANDARD LVCMOS33 [get ports {SEGMENT[4]}]
set property IOSTANDARD LVCMOS33 [get ports {SEGMENT[5]}]
set property IOSTANDARD LVCMOS33 [get ports {SEGMENT[6]}]
set property IOSTANDARD LVCMOS33 [get ports {SEGMENT[7]}]
# # Main clock
# set property PACKAGE PIN AC18 [get ports clk p]
# set_property PACKAGE_PIN AD18 [get_ports clk_n]
# set_property IOSTANDARD LVCMOS18 [get_ports clk_p]
# set_property IOSTANDARD LVCMOS18 [get_ports clk_n]
# # create clock -period 10.000 -name clk [get ports "clk p"]
# # FPGA RST
# set property PACKAGE PIN W13 [get ports RSTN]
# set property IOSTANDARD LVCMOS18 [get ports RSTN]
# # 7SEG
# set property PACKAGE PIN M24 [get ports seg clk]
# set_property PACKAGE_PIN L24 [get_ports set_sout]
# set_property PACKAGE_PIN R18 [get_ports seg_pen]
# set_property PACKAGE_PIN M20 [get_ports seg_clrn]
# set property IOSTANDARD LVCMOS33 [get ports seg clk]
# set property IOSTANDARD LVCMOS33 [get ports set sout]
# set property IOSTANDARD LVCMOS33 [get ports seg pen]
# set property IOSTANDARD LVCMOS33 [get ports seg clrn]
# # Audio out
# set property PACKAGE PIN P26 [get ports AUD PWM]
# set property PACKAGE PIN M25 [get ports AUD SD]
# set property IOSTANDARD LVCMOS33 [get ports AUD PWM]
# set property IOSTANDARD LVCMOS33 [get ports AUD SD]
# # Key Array
# set property PACKAGE PIN V17 [get ports BTN X0]
# set property IOSTANDARD LVCMOS18 [get ports BTN X0]
# set property PACKAGE PIN W18 [get_ports BTN_X1]
# set property IOSTANDARD LVCMOS18 [get_ports BTN_X1]
# set_property PACKAGE_PIN W19 [get_ports BTN_X2]
# set property IOSTANDARD LVCMOS18 [get_ports BTN_X2]
# set property PACKAGE PIN W15 [get ports BTN X3]
# set property IOSTANDARD LVCMOS18 [get_ports BTN_X3]
# set property PACKAGE PIN W16 [get ports BTN X4]
# set property IOSTANDARD LVCMOS18 [get ports BTN X4]
# set property PACKAGE PIN V18 [get ports BTN Y0]
# set property IOSTANDARD LVCMOS18 [get ports BTN Y0]
# set property PACKAGE_PIN V19 [get_ports BTN_Y1]
# set property IOSTANDARD LVCMOS18 [get_ports BTN_Y1]
# set property PACKAGE PIN V14 [get ports BTN Y2]
# set property IOSTANDARD LVCMOS18 [get ports BTN Y2]
# set property PACKAGE PIN W14 [get ports BTN Y3]
# set property IOSTANDARD LVCMOS18 [get ports BTN Y3]
# # Arduino
# set property PACKAGE PIN AF25 [get ports ard rst]
# set property IOSTANDARD LVCMOS33 [get ports ard rst]
# set property PACKAGE PIN AF24 [get ports {ard led[0]}]
# set property PACKAGE PIN AE21 [get ports {ard led[1]}]
# set property PACKAGE_PIN Y22 [get_ports {ard_led[2]}]
# set property PACKAGE PIN Y23 [get ports {ard led[3]}]
```

```
# set property PACKAGE PIN AA23 [get ports {ard led[4]}]
# set property PACKAGE_PIN Y25 [get_ports {ard_led[5]}]
# set property PACKAGE PIN AB26 [get ports {ard led[6]}]
# set property PACKAGE_PIN W23 [get_ports {ard_led[7]}]
# set property IOSTANDARD LVCMOS33 [get ports {ard led[0]}]
# set property IOSTANDARD LVCMOS33 [get_ports {ard_led[1]}]
# set property IOSTANDARD LVCMOS33 [get_ports {ard_led[2]}]
# set property IOSTANDARD LVCMOS33 [get_ports {ard_led[3]}]
# set property IOSTANDARD LVCMOS33 [get_ports {ard_led[4]}]
# set_property IOSTANDARD LVCMOS33 [get_ports {ard_led[5]}]
# set property IOSTANDARD LVCMOS33 [get_ports {ard_led[6]}]
# set_property IOSTANDARD LVCMOS33 [get_ports {ard_led[7]}]
# set property PACKAGE PIN AD21 [get ports {ard an[0]}]
# set property PACKAGE PIN AC21 [get ports {ard an[1]}]
# set_property PACKAGE_PIN AB21 [get_ports {ard_an[2]}]
# set property PACKAGE PIN AC22 [get ports {ard an[3]}]
# set property PACKAGE PIN AB22 [get ports {ard seg[0]}]
# set_property PACKAGE_PIN AD24 [get_ports {ard_seg[1]}]
# set_property PACKAGE_PIN AD23 [get_ports {ard_seg[2]}]
# set_property PACKAGE_PIN Y21 [get_ports {ard_seg[3]}]
# set_property PACKAGE_PIN W20 [get_ports {ard_seg[4]}]
# set_property PACKAGE_PIN AC24 [get_ports {ard_seg[5]}]
# set property PACKAGE PIN AC23 [get ports {ard seg[6]}]
# set property PACKAGE PIN AA22 [get ports {ard seg[7]}]
# # set property IOSTANDARD LVCMOS33 [get ports {ard dio[13]}]
# # set property IOSTANDARD LVCMOS33 [get_ports {ard_dio[12]}]
# set property IOSTANDARD LVCMOS33 [get ports {ard an[0]}]
# set property IOSTANDARD LVCMOS33 [get ports {ard an[1]}]
# set property IOSTANDARD LVCMOS33 [get ports {ard an[2]}]
# set property IOSTANDARD LVCMOS33 [get ports {ard an[3]}]
# set property IOSTANDARD LVCMOS33 [get ports {ard seg[0]}]
# set property IOSTANDARD LVCMOS33 [get ports {ard seg[1]}]
# set property IOSTANDARD LVCMOS33 [get ports {ard seg[2]}]
# set property IOSTANDARD LVCMOS33 [get ports {ard seg[3]}]
# set property IOSTANDARD LVCMOS33 [get ports {ard seg[4]}]
# set property IOSTANDARD LVCMOS33 [get_ports {ard_seg[5]}]
# set property IOSTANDARD LVCMOS33 [get_ports {ard_seg[6]}]
# set property IOSTANDARD LVCMOS33 [get ports {ard seg[7]}]
# #16leds
# set property PACKAGE PIN N26 [get ports LEDCLK]
# set property PACKAGE PIN N24 [get ports LEDCLR]
# set property PACKAGE PIN M26 [get ports LEDDT]
# set property IOSTANDARD LVCMOS33 [get ports LEDCLK]
# set property IOSTANDARD LVCMOS33 [get ports LEDCLR]
# set property IOSTANDARD LVCMOS33 [get ports LEDDT]
# #16dips
# set property PACKAGE PIN AA10 [get ports {switch[0]}]
# set property PACKAGE PIN AB10 [get ports {switch[1]}]
# set property PACKAGE_PIN AA13 [get_ports {switch[2]}]
# set property PACKAGE_PIN AA12 [get_ports {switch[3]}]
# set property PACKAGE_PIN Y13 [get_ports {switch[4]}]
# set property PACKAGE_PIN Y12 [get_ports {switch[5]}]
# set property PACKAGE PIN AD11 [get ports {switch[6]}]
# set property PACKAGE PIN AD10 [get ports {switch[7]}]
# set property PACKAGE PIN AE10 [get ports {switch[8]}]
# set property PACKAGE PIN AE12 [get ports {switch[9]}]
# set property PACKAGE PIN AF12 [get ports {switch[10]}]
# set property PACKAGE PIN AE8 [get ports {switch[11]}]
# set property PACKAGE PIN AF8 [get ports {switch[12]}]
```

```
# set property PACKAGE PIN AE13 [get ports {switch[13]}]
# set property PACKAGE PIN AF13 [get ports {switch[14]}]
# set property PACKAGE PIN AF10 [get ports {switch[15]}]
# set property IOSTANDARD LVCMOS15 [get ports {switch[0]}]
# set property IOSTANDARD LVCMOS15 [get_ports {switch[1]}]
# set property IOSTANDARD LVCMOS15 [get_ports {switch[2]}]
# set property IOSTANDARD LVCMOS15 [get_ports {switch[3]}]
# set property IOSTANDARD LVCMOS15 [get_ports {switch[4]}]
# set property IOSTANDARD LVCMOS15 [get_ports {switch[5]}]
# set_property IOSTANDARD LVCMOS15 [get_ports {switch[6]}]
# set_property IOSTANDARD LVCMOS15 [get_ports {switch[7]}]
# set_property IOSTANDARD LVCMOS15 [get_ports {switch[8]}]
# set property IOSTANDARD LVCMOS15 [get ports {switch[9]}]
# set property IOSTANDARD LVCMOS15 [get ports {switch[10]}]
# set property IOSTANDARD LVCMOS15 [get ports {switch[11]}]
# set property IOSTANDARD LVCMOS15 [get ports {switch[12]}]
# set property IOSTANDARD LVCMOS15 [get ports {switch[13]}]
# set property IOSTANDARD LVCMOS15 [get_ports {switch[14]}]
# set property IOSTANDARD LVCMOS15 [get ports {switch[15]}]
# # VGA
# set property PACKAGE PIN N21 [get ports {vga red[0]}]
# set property PACKAGE PIN N22 [get ports {vga red[1]}]
# set property PACKAGE PIN R21 [get ports {vga red[2]}]
# set property PACKAGE PIN P21 [get ports {vga red[3]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga red[0]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga red[1]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga red[2]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga red[3]}]
# set property PACKAGE PIN R22 [get ports {vga green[0]}]
# set property PACKAGE PIN R23 [get ports {vga green[1]}]
# set property PACKAGE PIN T24 [get ports {vga green[2]}]
# set property PACKAGE PIN T25 [get ports {vga green[3]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga green[0]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga green[1]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga green[2]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga green[3]}]
# set property PACKAGE PIN T20 [get_ports {vga_blue[0]}]
# set property PACKAGE PIN R20 [get_ports {vga_blue[1]}]
# set property PACKAGE PIN T22 [get_ports {vga_blue[2]}]
# set property PACKAGE PIN T23 [get ports {vga blue[3]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga blue[0]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga blue[1]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga blue[2]}]
# set property IOSTANDARD LVCMOS33 [get_ports {vga_blue[3]}]
# set property PACKAGE PIN M22 [get ports vga hs]
# set property PACKAGE PIN [get ports vga vs]
# set property IOSTANDARD LVCMOS33 [get ports vga hs]
# set property IOSTANDARD LVCMOS33 [get ports vga vs]
```

在导入以后,总体文件结构如下:



可以进行上板验证,操作如下:

先生成 bitstream 并烧录,等待烧录完成后,将下载器连接到电脑上。点击 PROGRAM AND DEBUG > Open Hardware Manager > Open Target > Auto Connect 进行识别和连接,成功连接后,点击 Program Device 选择 xc7k160t 设备,在下载程序界面选择我们刚刚生成的比特流文件,将其下载到板上。之后在板上实现相关操作。板上验证结果之后呈现。

### (三) 十六位可逆同步二进制计数器

1、使用 Verilog 代码实现 RevCounter 计数器,要求是:添加一个 s 控制器,并确保计数器功能:

在时钟上升沿对输出 cnt 进行修改; 当 s=0 时进行自增, s=1 时进行自减。

同步重置信号 rst 高位有效,即在时钟上升沿时若 rst = 1 才进行重置,重置时将 cnt 修改为 0。

非饱和计数,当前计数若为 16'hFFFF 则自增后为 16'h0;当前计数若为 16'h0 则自减后为 16'hFFFF。

在这里撰写 RevCounter.v 代码如下:

```
/** module RevCounter
  * input
      clk: A clock signal driven by module clk 1s.
      s: 1 for increment, 0 for decrement
   * output
      cnt: a 16-bits register
     Rc: rise when the counter reset(i.e. carry will be set), that is,
Rc becomes 1 when
             increment(s=1 & cnt=F) or decrement(s=0, cnt=0)
//! NOTE: DO NOT CHANGE THE MODULE NAME & PORT NAMES
module RevCounter(
   input wire clk,
   input wire rst,
   input wire s,
   output reg [15:0] cnt = 0,
   output wire Rc
);
```

```
always @(posedge clk) begin
    if (rst == 1'b1) begin
       cnt <= 16'h0; // 同步重置信号,将计数器重置为 0
    end
    else begin
       if (s == 1'b0) begin
         cnt <= (cnt == 16'hffff) ? 16'h0 : cnt + 1; // 自增操作, 非饱
和计数
       else begin
         cnt <= (cnt == 16'h0) ? 16'hFFFFF : cnt - 1; // 自减操作, 非饱
和计数
       end
    end
  end
  assign Rc = (s == 1'b0) ? (cnt == 16'hFFFF) : (cnt == 16'h0); // \stackrel{\,}{=}
计数器的值为0时,反转信号为高电平
endmodule
```

#### 2、对 RevCounter.v 模块进行仿真, 仿真代码如下:

```
`timescale 1ns / 1ps
module RevCounter_tb();
// Inputs
reg clk;
reg rst;
reg s;
// Output
wire Rc;
wire [15:0] cnt;
// Instantiate the UUT
RevCounter RevCounter inst (
.clk(clk),
.rst(rst),
.s(s),
.Rc(Rc),
.cnt(cnt)
);
integer i;
initial begin
   rst = 0;
   s = 0;
   for (i=0; i<4; i=i+1) begin
      clk=1; #10;
       clk=0; #10;
   end
   rst = 1;
   for(i=0;i<2;i=i+1)begin
      clk=1;#10;
       clk=0;#10;
   end
   rst = 0;
   s = 1;
   for (i=0; i<4; i=i+1) begin
      clk=1; #10;
```

```
clk=0;#10;
end
rst = 1;
for(i=0;i<2;i=i+1)begin
    clk=1;#10;
    clk=0;#10;
end
rst = 0;
end
endmodule</pre>
```

之后,导入工程文件,进行仿真验证,工程文件模块如下:



仿真结果在之后进行呈现。

3、导入顶层模块等文件下板进行验证

需要导入的文件除 RevCounter.v 外,文件及其代码如下:

#### Top.v

```
module Top(
   input wire clk,
   input wire [1:0] SW,
   output wire LED,
   output wire [7:0] SEGMENT,
   output wire [3:0] AN
);

wire[15:0] cnt;
wire [3:0] Hex;
wire clk_1s;

/* module clk_100ms at submodules/clk_1s.v */
   clk_1s clk_div_1s (.clk(clk), .clk_1s(clk_1s));

/* You need to implement module RevCounter */
   RevCounter
counter(.clk(clk ls), .rst(SW[1]), .s(SW[0]), .cnt(cnt), .Rc(LED));
```

```
// Please replace module below with your module completed in Lab **7**
   // imoprt submodules for module DisplayNumber from your prev. project
   DisplayNumber
display(.clk(clk), .rst(1'b0), .hexs(cnt), .LEs(4'b0000), .points(4'b0 000), .AN(AN), .SEGMENT(SEGMENT));
endmodule
```

#### DispNumber.v

```
module DisplayNumber(
   input
               clk,
   input
               rst,
   input [15:0] hexs,
   input [ 3:0] points,
   input [ 3:0] LEs,
   output[ 3:0] AN,
   output[ 7:0] SEGMENT
);
   wire [31:0]scan;
   wire [3:0] HEX;
   wire point;
   wire LE;
   clkdiv cd(
       .clk(clk),
       .rst(rst),
       .div_res(scan)
   );
   DisplaySync ds(
       .scan(scan[18:17]),
       .hexs(hexs),
       .points(points),
       .LEs(LEs),
       .HEX (HEX),
       .point(point),
       .LE(LE),
       .AN(AN)
   );
   MyMC14495 mc(
       .D0(HEX[0]),
       .D1(HEX[1]),
       .D2(HEX[2]),
       .D3(HEX[3]),
       .point(point),
       .LE(LE),
       .a(SEGMENT[0]),
       .b(SEGMENT[1]),
       .c(SEGMENT[2]),
       .d(SEGMENT[3]),
       .e(SEGMENT[4]),
       .f(SEGMENT[5]),
       .g(SEGMENT[6]),
       .p(SEGMENT[7])
   );
endmodule
```

#### DisplaySyn.v

/\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*\*

```
** Logisim-evolution goes FPGA automatic generated Verilog code
**
                       https://github.com/logisim-evolution/
**
**
** Component : DisplaySync
                                                * *
******************
******/
module DisplaySync( AN,
           HEX,
           LE,
           LEs,
           hexs,
           point,
           points,
           scan );
/***************************
*****
         The
                 inputs
                                   defined
                          are
                                              here
******************
*******/
 input [3:0] LEs;
 input [15:0] hexs;
 input [3:0] points;
 input [1:0] scan;
/************************
*****
         The
                           are defined
                outputs
                                              here
********************
******/
 output [3:0] AN;
 output [3:0] HEX;
 output
         LE;
 output
         point;
/************************
*****
         The
                wires are defined
                                              here
******************
*******
 wire [3:0] s_logisimBus0;
wire [1:0] s_logisimBus1;
wire [15:0] s_logisimBus19;
wire [3:0] s_logisimBus20;
wire [3:0] s_logisimBus21;
wire [3:0] s_logisimBus22;
```

```
wire [3:0] s_logisimBus23;
wire [3:0] s_logisimBus3;
wire [3:0] s_logisimBus4;
wire [3:0] s_logisimBus9;
       s_logisimNet10;
 wire
        s_logisimNet11;
 wire
        s_logisimNet12;
 wire
 wire
        s logisimNet13;
        s logisimNet14;
 wire
        s_logisimNet2;
 wire
        s_logisimNet5;
 wire
 wire s_logisimNet6; wire s_logisimNet7; wire
/***************************
*****
 ** The
           module functionality is described
                                             here
*******************
/***************************
 ** Here all input connections are defined
******************
*******/
 assign s logisimBus0[3:0] = points;
 assign s logisimBus19[15:0] = hexs;
 assign s logisimBus1[1:0] = scan;
assign s logisimBus9[3:0] = LEs;
/***********************
*****
 ** Here all output connections are defined
*******************
*******
 assign AN = s logisimBus3[3:0];
 assign HEX = s_logisimBus4[3:0];
 assign LE = s logisimNet10;
 assign point = s logisimNet2;
/***************************
*****
     Here all in-lined components are defined
******************
*******
 // Constant
assign s logisimBus20[3:0] = 4'hE;
```

```
// Constant
  assign s logisimBus21[3:0] = 4'hD;
  // Constant
  assign s logisimBus22[3:0] = 4'hB;
  // Constant
  assign s logisimBus23[3:0] = 4'h7;
/***************************
*****
          Here all sub-circuits are
                                                        defined
*******************
*******/
  Mux4tol mux points (.D0(s logisimBus0[0]),
                   .D1(s logisimBus0[1]),
                   .D2(s logisimBus0[2]),
                   .D3(s logisimBus0[3]),
                   .S(s logisimBus1[1:0]),
                   .Y(s logisimNet2));
         mux LE (.D0(s logisimBus9[0]),
  Mux4to1
                .D1(s logisimBus9[1]),
                .D2(s logisimBus9[2]),
                .D3(s logisimBus9[3]),
                .S(s logisimBus1[1:0]),
                .Y(s logisimNet10));
  Mux4to1b4 mux hexs (.D0(s logisimBus19[3:0]),
                   .D1(s logisimBus19[7:4]),
                   .D2(s logisimBus19[11:8]),
                   .D3(s logisimBus19[15:12]),
                   .S(s logisimBus1[1:0]),
                   .Y(s logisimBus4[3:0]));
           mux_AN (.D0(s_logisimBus20[3:0]),
  Mux4to1b4
                 .D1(s logisimBus21[3:0]),
                 .D2(s logisimBus22[3:0]),
                 .D3(s logisimBus23[3:0]),
                 .S(s logisimBus1[1:0]),
                 .Y(s logisimBus3[3:0]));
endmodule
 导入的约束文件如下:
# Filename: constraints labA part1.xdc
## Constraints file for LabA-part1
# Main clock
set property PACKAGE PIN AC18 [get ports clk]
```

set property IOSTANDARD LVCMOS18 [get ports clk]

create clock -period 10.000 -name clk [get ports "clk"]

```
set property PACKAGE PIN AA10 [get ports {SW[0]}]
set property PACKAGE PIN AB10 [get ports {SW[1]}]
set_property IOSTANDARD LVCMOS15 [get_ports {SW[0]}]
set property IOSTANDARD LVCMOS15 [get ports {SW[1]}]
set property PACKAGE PIN AF24 [get ports {LED}]
set_property IOSTANDARD LVCMOS33 [get ports {LED}]
set_property PACKAGE_PIN AD21 [get_ports {AN[0]}]
set property PACKAGE PIN AC21 [get ports {AN[1]}]
set property PACKAGE PIN AB21 [get ports {AN[2]}]
set_property PACKAGE_PIN AC22 [get_ports {AN[3]}]
set_property PACKAGE_PIN AB22 [get_ports {SEGMENT[0]}]
set_property PACKAGE_PIN AD24 [get_ports {SEGMENT[1]}]
set property PACKAGE PIN AD23 [get ports {SEGMENT[2]}]
set_property PACKAGE_PIN Y21 [get_ports {SEGMENT[3]}]
set_property PACKAGE_PIN W20 [get_ports {SEGMENT[4]}]
set_property PACKAGE_PIN AC24 [get_ports {SEGMENT[5]}]
set_property PACKAGE_PIN AC23 [get_ports {SEGMENT[6]}]
set property PACKAGE PIN AA22 [get ports {SEGMENT[7]}]
set property IOSTANDARD LVCMOS33 [get ports {AN[0]}]
set property IOSTANDARD LVCMOS33 [get ports {AN[1]}]
set property IOSTANDARD LVCMOS33 [get ports {AN[2]}]
set property IOSTANDARD LVCMOS33 [get ports {AN[3]}]
set property IOSTANDARD LVCMOS33 [get ports {SEGMENT[0]}]
set_property IOSTANDARD LVCMOS33 [get_ports {SEGMENT[1]}]
set_property IOSTANDARD LVCMOS33 [get_ports {SEGMENT[2]}]
set_property IOSTANDARD LVCMOS33 [get_ports {SEGMENT[3]}]
set property IOSTANDARD LVCMOS33 [get ports {SEGMENT[4]}]
set property IOSTANDARD LVCMOS33 [get ports {SEGMENT[5]}]
set property IOSTANDARD LVCMOS33 [get ports {SEGMENT[6]}]
set property IOSTANDARD LVCMOS33 [get ports {SEGMENT[7]}]
# # Main clock
# set property PACKAGE PIN AC18 [get ports clk p]
# set_property PACKAGE_PIN AD18 [get_ports clk_n]
# set property IOSTANDARD LVCMOS18 [get ports clk p]
# set property IOSTANDARD LVCMOS18 [get_ports clk_n]
# # create clock -period 10.000 -name clk [get ports "clk p"]
# # FPGA RST
# set property PACKAGE PIN W13 [get ports RSTN]
# set property IOSTANDARD LVCMOS18 [get ports RSTN]
# # 7SEG
# set property PACKAGE PIN M24 [get ports seg clk]
# set property PACKAGE PIN L24 [get ports set sout]
# set property PACKAGE PIN R18 [get ports seg pen]
# set property PACKAGE PIN M20 [get ports seg clrn]
# set property IOSTANDARD LVCMOS33 [get ports seg clk]
# set property IOSTANDARD LVCMOS33 [get ports set sout]
# set property IOSTANDARD LVCMOS33 [get ports seg pen]
# set property IOSTANDARD LVCMOS33 [get ports seg clrn]
# # Audio out
# set property PACKAGE PIN P26 [get ports AUD PWM]
```

```
# set property PACKAGE PIN M25 [get ports AUD SD]
# set property IOSTANDARD LVCMOS33 [get ports AUD PWM]
# set property IOSTANDARD LVCMOS33 [get ports AUD SD]
# # Key Array
# set property PACKAGE PIN V17 [get ports BTN X0]
# set property IOSTANDARD LVCMOS18 [get ports BTN X0]
# set_property PACKAGE_PIN W18 [get_ports BTN_X1]
# set property IOSTANDARD LVCMOS18 [get ports BTN X1]
# set_property PACKAGE_PIN W19 [get_ports BTN_X2]
# set_property IOSTANDARD LVCMOS18 [get_ports BTN X2]
# set_property PACKAGE_PIN W15 [get_ports BTN_X3]
# set property IOSTANDARD LVCMOS18 [get ports BTN X3]
# set property PACKAGE PIN W16 [get ports BTN X4]
# set property IOSTANDARD LVCMOS18 [get ports BTN X4]
# set property PACKAGE PIN V18 [get ports BTN Y0]
# set property IOSTANDARD LVCMOS18 [get ports BTN Y0]
# set property PACKAGE PIN V19 [get ports BTN Y1]
# set property IOSTANDARD LVCMOS18 [get ports BTN Y1]
# set property PACKAGE PIN V14 [get ports BTN Y2]
# set property IOSTANDARD LVCMOS18 [get ports BTN
# set property PACKAGE PIN W14 [get ports BTN Y3]
# set property IOSTANDARD LVCMOS18 [get ports BTN Y3]
# # Arduino
# set property PACKAGE PIN AF25 [get ports ard rst]
# set property IOSTANDARD LVCMOS33 [get ports ard rst]
# set property PACKAGE PIN AF24 [get ports {ard led[0]}]
# set property PACKAGE PIN AE21 [get ports {ard led[1]}]
# set property PACKAGE PIN Y22 [get ports {ard led[2]}]
# set property PACKAGE PIN Y23 [get ports {ard led[3]}]
# set property PACKAGE PIN AA23 [get ports {ard led[4]}]
# set property PACKAGE PIN Y25 [get ports {ard led[5]}]
# set property PACKAGE PIN AB26 [get ports {ard led[6]}]
# set property PACKAGE PIN W23 [get ports {ard led[7]}]
# set_property IOSTANDARD LVCMOS33 [get_ports {ard_led[0]}]
# set_property IOSTANDARD LVCMOS33 [get_ports {ard_led[1]}]
# set_property IOSTANDARD LVCMOS33 [get_ports {ard_led[2]}]
# set_property IOSTANDARD LVCMOS33 [get_ports {ard_led[3]}]
# set_property IOSTANDARD LVCMOS33 [get_ports {ard_led[4]}]
# set property IOSTANDARD LVCMOS33 [get ports {ard led[5]}]
# set property IOSTANDARD LVCMOS33 [get ports {ard led[6]}]
# set property IOSTANDARD LVCMOS33 [get ports {ard led[7]}]
# set property PACKAGE PIN AD21 [get ports {ard an[0]}]
# set property PACKAGE PIN AC21 [get ports {ard an[1]}]
# set_property PACKAGE_PIN AB21 [get_ports {ard_an[2]}]
# set property PACKAGE_PIN AC22 [get_ports {ard_an[3]}]
# set property PACKAGE_PIN AB22 [get_ports {ard_seg[0]}]
# set property PACKAGE_PIN AD24 [get_ports {ard_seg[1]}]
# set property PACKAGE PIN AD23 [get ports {ard seg[2]}]
# set property PACKAGE PIN Y21 [get ports {ard seg[3]}]
     property PACKAGE PIN W20 [get ports {ard seg[4]}]
# set_property PACKAGE_PIN AC24 [get_ports {ard_seg[5]}]
# set property PACKAGE_PIN AC23 [get_ports {ard_seg[6]}]
# set_property PACKAGE_PIN AA22 [get_ports {ard_seg[7]}]
# # set_property IOSTANDARD LVCMOS33 [get_ports {ard_dio[13]}]
# # set_property IOSTANDARD LVCMOS33 [get_ports {ard dio[12]}]
# set_property IOSTANDARD LVCMOS33 [get_ports {ard_an[0]}]
# set_property IOSTANDARD LVCMOS33 [get_ports {ard_an[1]}]
# set_property IOSTANDARD LVCMOS33 [get_ports {ard_an[2]}]
# set property IOSTANDARD LVCMOS33 [get ports {ard an[3]}]
```

```
# set property IOSTANDARD LVCMOS33 [get ports {ard seg[0]}]
# set property IOSTANDARD LVCMOS33 [get ports {ard seg[1]}]
# set property IOSTANDARD LVCMOS33 [get ports {ard seg[2]}]
# set property IOSTANDARD LVCMOS33 [get_ports {ard_seg[3]}]
# set_property IOSTANDARD LVCMOS33 [get_ports {ard_seg[4]}]
# set_property IOSTANDARD LVCMOS33 [get_ports {ard_seg[5]}]
# set property IOSTANDARD LVCMOS33 [get_ports {ard_seg[6]}]
# set property IOSTANDARD LVCMOS33 [get ports {ard seg[7]}]
# #16leds
# set_property PACKAGE_PIN N26 [get_ports LEDCLK]
# set_property PACKAGE_PIN N24 [get_ports LEDCLR]
# set property PACKAGE PIN M26 [get ports LEDDT]
# set property IOSTANDARD LVCMOS33 [get ports LEDCLK]
# set property IOSTANDARD LVCMOS33 [get ports LEDCLR]
# set property IOSTANDARD LVCMOS33 [get ports LEDDT]
# #16dips
# set property PACKAGE_PIN AA10 [get_ports {switch[0]}]
# set_property PACKAGE_PIN AB10 [get_ports {switch[1]}]
# set_property PACKAGE_PIN AA13 [get_ports {switch[2]}]
# set_property PACKAGE_PIN AA12 [get_ports {switch[3]}]
# set property PACKAGE PIN Y13 [get ports {switch[4]}]
# set property PACKAGE PIN Y12 [get ports {switch[5]}]
# set property PACKAGE PIN AD11 [get ports {switch[6]}]
# set property PACKAGE PIN AD10 [get ports {switch[7]}]
# set property PACKAGE PIN AE10 [get ports {switch[8]}]
# set property PACKAGE PIN AE12 [get ports {switch[9]}]
# set property PACKAGE PIN AF12 [get ports {switch[10]}]
# set property PACKAGE PIN AE8 [get ports {switch[11]}]
# set property PACKAGE PIN AF8 [get ports {switch[12]}]
# set property PACKAGE PIN AE13 [get ports {switch[13]}]
# set property PACKAGE PIN AF13 [get ports {switch[14]}]
# set property PACKAGE PIN AF10 [get ports {switch[15]}]
# set property IOSTANDARD LVCMOS15 [get ports {switch[0]}]
# set property IOSTANDARD LVCMOS15 [get ports {switch[1]}]
# set_property IOSTANDARD LVCMOS15 [get_ports {switch[2]}]
# set_property IOSTANDARD LVCMOS15 [get_ports {switch[3]}]
# set_property IOSTANDARD LVCMOS15 [get_ports {switch[4]}]
# set_property IOSTANDARD LVCMOS15 [get_ports {switch[5]}]
# set property IOSTANDARD LVCMOS15 [get_ports {switch[6]}]
# set property IOSTANDARD LVCMOS15 [get_ports {switch[7]}]
# set property IOSTANDARD LVCMOS15 [get_ports {switch[8]}]
# set property IOSTANDARD LVCMOS15 [get ports {switch[9]}]
# set property IOSTANDARD LVCMOS15 [get ports {switch[10]}]
# set property IOSTANDARD LVCMOS15 [get ports {switch[11]}]
# set property IOSTANDARD LVCMOS15 [get ports {switch[12]}]
# set property IOSTANDARD LVCMOS15 [get ports {switch[13]}]
# set property IOSTANDARD LVCMOS15 [get ports {switch[14]}]
# set property IOSTANDARD LVCMOS15 [get ports {switch[15]}]
# # VGA
# set property PACKAGE PIN N21 [get ports {vga red[0]}]
# set property PACKAGE PIN N22 [get ports {vga red[1]}]
# set property PACKAGE PIN R21 [get ports {vga red[2]}]
# set property PACKAGE_PIN P21 [get_ports {vga_red[3]}]
# set_property IOSTANDARD LVCMOS33 [get_ports {vga_red[0]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga red[1]}]
# set_property IOSTANDARD LVCMOS33 [get_ports {vga_red[2]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga red[3]}]
# set property PACKAGE_PIN R22 [get_ports {vga_green[0]}]
```

```
# set property PACKAGE PIN R23 [get ports {vga green[1]}]
# set property PACKAGE PIN T24 [get ports {vga green[2]}]
# set property PACKAGE PIN T25 [get ports {vga green[3]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga green[0]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga green[1]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga green[2]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga green[3]}]
# set property PACKAGE PIN T20 [get ports {vga blue[0]}]
# set_property PACKAGE_PIN R20 [get_ports {vga_blue[1]}]
# set property PACKAGE PIN T22 [get_ports {vga_blue[2]}]
# set_property PACKAGE_PIN T23 [get_ports {vga_blue[3]}]
# set_property IOSTANDARD LVCMOS33 [get_ports {vga_blue[0]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga blue[1]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga blue[2]}]
# set property IOSTANDARD LVCMOS33 [get ports {vga blue[3]}]
# set property PACKAGE PIN M22 [get ports vga hs]
# set property PACKAGE PIN [get ports vga vs]
# set property IOSTANDARD LVCMOS33 [get ports vga hs]
# set property IOSTANDARD LVCMOS33 [get ports vga vs]
```

需要注意的是,本次导入了前面实验的文件,需要确保前几次实验的正确性 导入后文件属性如下:



#### 生成 bitstream 并烧录

配置完成后,得到 bitstream。

之后将下载器连接到电脑上。点击 PROGRAM AND DEBUG > Open Hardware Manager > Open Target > Auto Connect 进行识别和连接,成功连接后,点击 Program Device 选择 xc7k160t 设备,在下载程序界面选择我们刚刚生成的比特流文件,将其下载到板上。之后在板上实现相关操作。

## 二、实验结果与分析

# (一) 四位同步二进制计数器实验结果

#### 1、仿真结果



如图,clk 在 0/1 之间反复转换过程中,四位计数器和 Rc 反应正确,说明仿真文件及 design source 均正确

#### 2、上板结果







如图所示, 正确实现四位同步二进制计数器。

## (二) 十六位可逆同步二进制计数器实验结果

1、仿真结果



如图所示,正确实现 RevCounter 功能 2、上板结果







如图所示,拨动开关,实现自加、自减的控制,四位均能正常显示,同时如果小于 0,会自动变成 FFFE,说明达成了要求的功能。

## 三、讨论、心得

在本次实验中,我增加了对时序电路、时序逻辑的理解,通过仿真代码,Verilog 代码的撰写,我更加了解如何学习硬件电路相关的知识。同时,我在完成更加复杂的功能之后,更有成就感,这个自加器的功能是很实用的,也许还会对大作业的完成有帮助。

## 四、个人生活照片

